

### **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

### 33.14 Summary of Registers and Locations

The EDSADC is built from a series of channels that are controlled in an identical way. This makes programming versatile and scalable. The corresponding registers, therefore, have an individual offset assigned (see **Table 294**). The exact register location is obtained by adding the respective register offset to the base address (see product-specific appendix) of the corresponding channel.

Due to the regular structure, several registers appear within each channel. This is indicated in the register overview table by formulas.

Registers with write access mode "...,M" can additionally be protected from unintended write access by setting the corresponding protection bit in register ACCPROT. Refer to "Register Access Control" on Page 14 for more details and an association table.

Table 294 Register Overview - EDSADC (ascending Offset Address)

| Short Name | Long Name                                   | Offset<br>Address                         | Access Mode |          | Reset                | Page   |
|------------|---------------------------------------------|-------------------------------------------|-------------|----------|----------------------|--------|
|            |                                             |                                           | Read        | Write    |                      | Number |
| CLC        | Clock Control Register                      | 0000 <sub>H</sub>                         | U,SV        | SV,E,P   | Application<br>Reset | 9      |
| ID         | Module Identification<br>Register           | 0008 <sub>H</sub>                         | U,SV        | BE       | PowerOn Reset        | 7      |
| ocs        | OCDS Control and Status<br>Register         | 0028 <sub>H</sub>                         | U,SV        | SV,P,OEN | See page 9           | 9      |
| KRSTCLR    | Kernel Reset Status Clear<br>Register       | 002C <sub>H</sub>                         | U,SV        | SV,E,P   | Application<br>Reset | 13     |
| KRST1      | Kernel Reset Register 1                     | 0030 <sub>H</sub>                         | U,SV        | SV,E,P   | Application<br>Reset | 13     |
| KRST0      | Kernel Reset Register 0                     | 0034 <sub>H</sub>                         | U,SV        | SV,E,P   | Application<br>Reset | 12     |
| ACCEN0     | Access Enable Register 0                    | 003C <sub>H</sub>                         | U,SV        | SV,SE    | Application<br>Reset | 11     |
| GLOBCFG    | Global Configuration<br>Register            | 0080 <sub>H</sub>                         | U,SV        | U,SV,P,M | Application<br>Reset | 16     |
| GLOBRC     | Global Run Control Register                 | 0088 <sub>H</sub>                         | U,SV        | U,SV,P,M | Application<br>Reset | 17     |
| ACCPROT    | Access Protection Register                  | 0090 <sub>H</sub>                         | U,SV        | SV,SE,P  | Application<br>Reset | 14     |
| CGCFG      | Carrier Generator<br>Configuration Register | 00A0 <sub>H</sub>                         | U,SV        | U,SV,P,M | Application<br>Reset | 88     |
| EVFLAG     | Event Flag Register                         | 00E0 <sub>H</sub>                         | U,SV        | U,SV,P,M | Application<br>Reset | 83     |
| EVFLAGCLR  | Event Flag Clear Register                   | 00E4 <sub>H</sub>                         | U,SV        | U,SV,P,M | Application<br>Reset | 84     |
| MODCFGx    | Modulator Configuration<br>Register x       | 0100 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV        | U,SV,P,M | Application<br>Reset | 27     |
| DICFGx     | Demodulator Input Config.<br>Register x     | 0108 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV        | U,SV,P,M | Application<br>Reset | 30     |



### **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

Table 294 Register Overview - EDSADC (ascending Offset Address) (cont'd)

| Short Name | Long Name                                   | Offset                                    | Access | Mode     | Reset                | Page<br>Number |
|------------|---------------------------------------------|-------------------------------------------|--------|----------|----------------------|----------------|
|            |                                             | Address                                   | Read   | Write    |                      |                |
| FCFGMx     | Filter Configuration Register x, Main       | 0110 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 63             |
| FCFGCx     | Filter Configuration Register x, CIC Filter | 0114 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 65             |
| FCNTCx     | Filter Counter Register x, CIC Filter       | 0118 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 66             |
| OVSCFGx    | Overshoot Compensation Cfg. Register x      | 011C <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 49             |
| IWCTRx     | Integration Window Control<br>Register x    | 0120 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 57             |
| IIVALx     | Intermediate Integration<br>Value           | 0124 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 59             |
| ISTATx     | Integrator Status Register x                | 0128 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 59             |
| RFCx       | Result FIFO Control Register x              | 012C <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 74             |
| RESMx      | Result Register x Main                      | 0130 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 75             |
| OFFCOMPx   | Offset Compensation<br>Register x           | 0138 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 54             |
| GAINCALx   | Gain Calibration Register x                 | 013C <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 38             |
| GAINCTRx   | Gain Control Register x                     | 0140 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 38             |
| GAINCORRx  | Gain Correction Register x                  | 0144 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 47             |
| TSTMPx     | Time-Stamp Register x                       | 0150 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 69             |
| TSCNTx     | Time-Stamp Counter x                        | 0154 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 70             |
| FCFGAx     | Auxiliary Filter Configuration Register x   | 0170 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 68             |
| BOUNDSELx  | Boundary Select Register x                  | 0178 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 80             |
| RESAx      | Result Register x Auxiliary                 | 0180 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | BE       | Application<br>Reset | 67             |
| CGSYNCx    | Carrier Generator<br>Synchronization Reg. x | 01A0 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV   | U,SV,P,M | Application<br>Reset | 90             |

# **AURIX™ TC3xx**



## **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

## **Table 294** Register Overview - EDSADC (ascending Offset Address) (cont'd)

| Short Name | Long Name                                 | Offset<br>Address                         | Access Mode |          | Reset                | Page   |
|------------|-------------------------------------------|-------------------------------------------|-------------|----------|----------------------|--------|
|            |                                           |                                           | Read        | Write    |                      | Number |
| RECTCFGx   | Rectification Configuration<br>Register x | 01A8 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV        | U,SV,P,M | Application<br>Reset | 92     |
| VCMx       | Common Mode Voltage<br>Register x         | 01B0 <sub>H</sub> +x<br>*100 <sub>H</sub> | U,SV        | U,SV,P,M | Application<br>Reset | 34     |